2023-03-07 18:01:45 +01:00
..
2023-03-07 18:01:45 +01:00
2023-03-07 18:01:45 +01:00
2023-03-07 18:01:45 +01:00
2023-03-07 18:01:45 +01:00
2023-03-07 18:01:45 +01:00
2023-03-07 18:01:45 +01:00

/**
  @page TIM_ComplementarySignals TIM Complementary Signals example
  
  @verbatim
  ******************** (C) COPYRIGHT 2016 STMicroelectronics *******************
  * @file    TIM/TIM_ComplementarySignals/readme.txt 
  * @author  MCD Application Team
  * @brief   Description of the TIM Complementary Signals example.
  ******************************************************************************
  * @attention
  *
  * Copyright (c) 2016 STMicroelectronics.
  * All rights reserved.
  *
  * This software is licensed under terms that can be found in the LICENSE file
  * in the root directory of this software component.
  * If no LICENSE file comes with this software, it is provided AS-IS.
  *
  ******************************************************************************
  @endverbatim

@par Example Description

Configuration of the TIM1 peripheral to generate three 
complementary signals, insert a predefined deadtime value, use the break 
feature, and lock the break and dead-time configuration.

This is done using TIM15 peripheral.

TIM15CLK is fixed to SystemCoreClock, the TIM15 Prescaler is set to have
TIM15 counter clock = 18MHz.

The objective is to generate PWM signal at 10 KHz:
  - TIM15_Period = (SystemCoreClock / 10000) - 1

Duty cycle is computed as the following description: 
The channel 1 duty cycle is set to 50% so channel 1N is set to 50%.
The Timer pulse is calculated as follows:
  - Channel1Pulse = DutyCycle * (TIM15_Period - 1) / 100

A dead time equal to 100/SystemCoreClock (around 1.4us) is inserted between 
the different complementary signals, and the Lock level 1 is selected.
  - The OCx output signal is the same as the reference signal except for the rising edge,
    which is delayed relative to the reference rising edge.
  - The OCxN output signal is the opposite of the reference signal except for the rising
    edge, which is delayed relative to the reference falling edge
  
Note that calculated duty cycles apply to the reference signal (OCxREF) from
which outputs OCx and OCxN are generated. As dead time insertion is enabled the
duty cycle measured on OCx will be slightly lower.

The break Polarity is used at High level.

The TIM15 waveforms can be displayed using an oscilloscope.



@note Care must be taken when using HAL_Delay(), this function provides accurate delay (in milliseconds)
      based on variable incremented in SysTick ISR. This implies that if HAL_Delay() is called from
      a peripheral ISR process, then the SysTick interrupt must have higher priority (numerically lower)
      than the peripheral interrupt. Otherwise the caller ISR process will be blocked.
      To change the SysTick interrupt priority you have to use HAL_NVIC_SetPriority() function.
      
@note The application need to ensure that the SysTick time base is always set to 1 millisecond
      to have correct HAL operation.

@par Directory contents 

  - TIM/TIM_ComplementarySignals/Src/main.c                 Main program
  - TIM/TIM_ComplementarySignals/Src/system_stm32f3xx.c     STM32F3xx system clock configuration file
  - TIM/TIM_ComplementarySignals/Src/stm32f3xx_it.c         Interrupt handlers 
  - TIM/TIM_ComplementarySignals/Src/stm32f3xx_hal_msp.c    HAL MSP module
  - TIM/TIM_ComplementarySignals/Inc/main.h                 Main program header file  
  - TIM/TIM_ComplementarySignals/Inc/stm32f3xx_hal_conf.h   HAL Configuration file
  - TIM/TIM_ComplementarySignals/Inc/stm32f3xx_it.h         Interrupt handlers header file

        
@par Hardware and Software environment  

  - This example runs on STM32F373xC devices.
    
  - This example has been tested with STMicroelectronics STM32373C-EVAL RevB
    boards and can be easily tailored to any other supported device 
    and development board.

  - STM32373C-EVAL RevB Set-up
    - Connect the TIM15 pins to an oscilloscope to monitor the different waveforms:
      - TIM15_CH1  pin (PA.02)  
      - TIM15_CH1N pin (PA.01)  

    - Connect the TIM15 break pin TIM15_BKIN pin (PA.09) to the GND. To generate a 
      break event, switch this pin level from 0V to 3.3V.  


@par How to use it ? 

In order to make the program work, you must do the following :
 - Open your preferred toolchain 
 - Rebuild all files and load your image into target memory
 - Run the example


 */